基于CS42L37设计的低功耗音频CODEC技术

发布者:万童洁最新更新时间:2011-09-26 关键字:CS42L37  低功耗音频  CODEC技术 手机看文章 扫描二维码
随时随地手机看文章

本文介绍了CS42L37主要特性,方框图, 典型连接框图以及CS42L37评估板主要特性, 评估系统方框图以及评估板详细电路图与智能音频CODEC应用框图.

CS42L37是Cirrus公司的高度集成的低功耗音频和电话CODEC,主要用于手持应用如智能手机和超小型移动计算机. CS42L37具有灵活的时钟架构,时钟频率有6, 12, 24, 13, 26, 19.2, 或38.4 MHz,具有立体声ADC,支持双路模拟或数字MIC,双路MIC偏压发生器,4个DAC耦合到5个输出. 立体声ADC动态范围91dB,THD+N为-85dB,2:1立体声模拟输入复接器, 立体声DAC到线路输出动态翻番97dB,THD+N为-86dB,H类放大器.
The CS42L73 is a highly integrated, low-power, audio and telephony CODEC for portable applications such as smartphones and ultra mobile personal computers.

The CS42L73 features a flexible clocking architecture, allowing the device to utilize reference clock frequencies of 6, 12, 24, 13, 26, 19.2, or 38.4 MHz, or any standard audio master clock. Up to two reference/master clock sources may be connected; either one can be selected to drive the internal clocks and processing rate of the CS42L73.

Thus, multiple master clock sources within a system can be dynamically activated and de-activated to minimize system-level power consumption.

Three asynchronous bidirectional serial ports (Auxiliary, Audio, and Voice Serial Ports) support multiple clock domains of various digital audio sources or destinations. Three low-latency, fast-locking, integrated high-performance asynchronous sample rate converters synchronize and convert the audio samples to the internal processing rate of the CS42L73.

A stereo line input or two mono (one stereo) microphone (MIC) inputs are routed to a stereo ADC. The MIC inputs may be selectively pre-amplified by +10 or +20 dB. Two independent, low-noise MIC bias voltage supplies are also provided. A programmable gain amplifier (PGA) is applied to the inputs before they reach the ADC.

The stereo input path that follows the stereo ADC begins with a multiplexer to selectively choose data from a digital MIC interface. Following the multiplexer, the data is decimated, selectively DC high-pass filtered, channelswapped or mono-to-stereo routed (fanned-out), and volume adjusted or muted. The volume levels can be automatically adjusted via a programmable Automatic Level Control (ALC) and noise gate.

A digital mixer is utilized to mix and route the CS42L73’s inputs (analog inputs to ADC, digital MIC, or serial ports) to outputs (DAC-fed amplifiers or serial ports). There is independent attenuation on each mixer input for each output.

The processing along the output paths from the digital mixer to the two stereo DACs includes volume adjustment and mute control. A peak-detector can be used to automatically adjust the volume levels via a programmable limiter.

The first stereo DAC feeds the stereo headphone and line output amplifiers, which are powered from a dedicated positive supply. An integrated charge pump provides a negative supply. This allows a ground-centered analog output with a wide signal swing, and eliminates external DC-blocking capacitors while reducing pops and clicks. Trilevel Class-H amplification is utilized to reduce power consumption under low-signal-level conditions. Analog volume controls are provided on the stereo headphone and line outputs.

The second stereo DAC feeds several mono outputs. The left channel of the DAC sources a mono, differentialdrive, speakerphone amplifier for driving the handset speakerphone. The right channel sources a mono, differential- drive, earphone amplifier for driving the handset earphone. The right channel is also routed to a mono,differential-drive, speakerphone line output, which may be connected to an external amplifier to implement a stereo speakerphone configuration when it is used in conjunction with the integrated speakerphone amplifier.

The CS42L73 implements robust power management to achieve ultra-low power consumption. High granularity in power-down controls allows individual functional blocks to be powered down when unused. The internal low dropout regulator (LDO) saves power by running the internal digital circuits at half the logic interface supply voltage (VL/2). In a system with an existing high-efficiency supply at VL/2, the internal LDO may be disabled and the digital circuits powered directly by the external VL/2 supply.

A high-speed I²C control port interface capable of up to 400 kHz operation facilitates register programming.

The CS42L73 is available in space-saving 64-ball WLCSP and 65-ball FBGA packages for the commercial (-40° to +85℃) grade.

CS42L37主要特性:

Product Overview

Stereo ADC

Dual Analog or Digital MIC Support

Dual MIC Bias Generators

Four DACs Coupled to Five Outputs

Ground-Centered Stereo Headphone Amp.

– Ground-Centered Stereo Line Output

– Mono Ear Speaker Amplifier

– Mono 1 W Speakerphone Amplifier

– Mono Speakerphone Line Output for Stereo Speakerphone Expansion

Three Serial Ports with Asynchronous Sample Rate Converters

Digital Audio Mixing and Routing

Ultra Low Power Consumption

3.5 mW Quiescent Headphone Playback

CS42L37应用:

Smart Phones, UMPCs, and MIDs

System Features

Native (no PLL required) Support for 6/12/24 MHz, 13/26 MHz, and 19.2/38.4 MHz Master Clock Rates in Add. to Typ. Audio Clock Rates

Integrated High-efficiency Power Management Reduces Power Consumption

– Internal LDO Regulator to Reduce Internal Digital Operating Voltage to VL/2

Step-down Charge Pump Provides Low Headphone/Line Out Supply Voltage

– Inverting Charge Pump Accommodates Low System Voltage by Providing Negative Rail
for HP and Line Amp

Flexible Speakerphone Amplifier Powering

– 3.00 V to 5.25 V Range

– Independent Cycling

Power Down Management

– Individual Controls for ADCs, Dig. MIC Interface, MIC Bias Generators, Serial Ports, and Output Amplifiers & Associated DACs

Programmable Thermal Overload Notification

High-speed I²C™ Control Port (400 kHz)

Stereo Analog to Digital Features

91 dB Dynamic Range (A-wtd)

-85 dB THD+N

Independent ADC Channel Control

2:1 Stereo Analog Input MUX

Stereo Line Input

– Shared Pseudo-differential Reference Input

Dual Analog MIC Inputs

– Pseudo-diff. or Single-ended

– Two, Independent, Programmable, Lownoise, MIC Bias Outputs

– MIC Short Detect to Support Headset Button

Analog Programmable Gain Amplifier (PGA) (+12 to -6 dB in 0.5 dB steps)

+10 dB or +20 dB Analog MIC Boost in Addition to PGA Gain Settings

Programmable Automatic Level Control (ALC)

– Noise Gate for Noise Suppression

– Progr. Threshold & Attack/Release Rates

Dual Digital Microphone Interface

Programable Clock Rate

– Integer Divide by 2 or 4 of Internal MCLK

Stereo DAC to Headphone Amplifier

94 dB Dynamic Range (A-wtd)

-81 dB THD+N into 32 

Integrated Step-down/Inverting Charge Pump

 Class H Amplifier - Automatic Supply Adj.

– High Efficiency

– Low EMI

Pseudo-differential Ground-centered Outputs

High HP Power Output at -70/-81 dB THD+N

– 2 x 17/8.5 mW into 16/32 @ 1.8 V

Pop and Click Suppression

Analog Vol. Ctl. (+12 to -50 dB in 1 dB steps; to -76 dB in 2 dB steps) with Zero-cross Trans.

Digital Vol. Ctl. (+12 to -102 dB in 0.5 dB steps) with Soft-ramp Transitions

Programmable Peak-detect and Limiter

Stereo DAC to Line Outputs

97 dB Dynamic Range (A-wtd)

-86 dB THD+N

Class-H Amplifier

Pseudo-differential Ground-centered Outputs

1 VRMS Line Output @ 1.8 V

Pop and Click Suppression

Analog Vol. Ctl. (+12 to -50 dB in 1 dB steps; to -76 dB in 2 dB steps) with Zero-cross Trans.

Digital Vol. Ctl. (+12 to -102 dB in 0.5 dB steps) with Soft-ramp Transitions

Programmable Peak-detect and Limiter

Mono DAC to Ear Speaker Amplifier

High Power Output at -70 dB (0.032%) THD+N

– 45 mW into 16@ 1.8 V

Pop and Click Suppression

Digital Vol. Ctl. (+12 to -102 dB in 0.5 dB steps) with Soft-ramp Transitions

Programmable Peak-detect and Limiter

Mono DAC to Speakerphone Amplifier

High Output Power at ≤1% THD+N

– 1.18/0.84/0.66 W into 8@ 5.0/4.2/3.7 V

Direct Battery-powered Operation

Pop and Click Suppression

Digital Vol. Ctl. (+12 to -102 dB in 0.5 dB steps) with Soft-ramp Transitions

Programmable Peak-detect and Limiter

Mono DAC to Speakerph. Line Output

84 dB Dynamic Range (A-wtd)

-75 dB THD+N

High Voltage (1.53 VRMS @ VA = 1.8 V, VP =3.7 V) Line Output to Ensure Maximum Output from a Wide Variety of External Amplifiers

Pop and Click Suppression

Digital Vol. Ctl. (+12 to -102 dB in 0.5 dB steps) with Soft-ramp Transitions

Programmable Peak-detect and Limiter

Serial Ports

Three Independent Serial Ports: Auxiliary, Audio, and Voice

8.00, 11.025, 12.00, 16.00, 22.05, 24.00, 32.00, 44.10, and 48.00 kHz Sample Rates

All Ports Support Master or Slave Operation with I²S Interface

Auxiliary and Voice Ports Support Slave Operation with PCM Interface

Auxiliary and Audio Ports are Stereo-Input/Stereo-Output to/from Digital Mixer

Voice Port is Mono-Input/Stereo-Output to/from Digital Mixer

Integrated Asynch. Sample Rate Converters


图1.CS42L37方框图

图2.CS42L37典型连接框图

CS42L37评估板

The CDB42L73 board is a dedicated platform for testing and evaluating the CS42L73, an ultralow power mobile audio and telephony CODEC.

To allow comprehensive testing of CS42L73 features and performance, extensive hardware and software configurable options are available on the CDB42L73.

Hardware options, such as power-supply settings, are configured via jumpers on the stake headers. Software options, such as registry settings for the CS42L73, are configured with the FlexGUI software, which communicates with the CDB42L73 via USB from a Windows® compatible computer. In addition, digital I/O headers on the CDB42L73 allow external control signals (for example, an external DSP or microcontroller) to configure and interface with the CS42L73 and other devices directly without the use of FlexGUI.

The CDB42L73 also serves as a good component and layout reference for the CS42L73.

CS42L37评估板主要特性:

 Analog Inputs

– Line-level In via 2x mono RCA jacks

– Microphone In via 2x mono 1/8” jacks

 Analog outputs

– Headphone out via 1x stereo 1/8” jack

– Line-level out via 2x mono RCA jacks

– Earphone out via terminal block

– Speakerphone out via terminal blocks

 S/PDIF interface via RCA/optical jacks

– Input: CS8416 digital audio receiver

– Output: CS8406 digital audio transmitter

 External digital I/O via stake headers

– Digital mic in

– Serial audio port I/O

– External I²C™ control port I/O

 Flexible power-supply configuration

– USB, external power supply, or battery

 FlexGUI software control

– Windows® compatible

– Predefined and user-configurable scripts


图3.CS42L37评估板外形图


图4.CS42L37评估系统方框图

图5.CS42L37评估板电路图:CS42L73

图6.CS42L37评估板电路图:USB和MCU

图7.CS42L37评估板电路图:S/PDIF接收器,发送器,时钟缓冲器

图8.CS42L37评估板电路图:电源

图9.CS42L37智能音频CODEC应用框图

关键字:CS42L37  低功耗音频  CODEC技术 引用地址:基于CS42L37设计的低功耗音频CODEC技术

上一篇:OTP技术设计的CSOC单芯片方案
下一篇:基于CS42L37设计的低功耗音频CODEC技术

推荐阅读最新更新时间:2024-03-16 12:42

多70%的播放时间 – 超低功耗音频处理器用于可穿戴设备
iframe src="http://player.youku.com/embed/XMTM4NTAwNDU5Ng==" width="510" height="498" frameborder="0" /iframe
[嵌入式]
高性能、低功耗音频放大器WM9093
欧胜微电子有限公司宣布:其极富创新的音频子系统放大器WM9093将为LG最新的Android操作系统智能手机Optimus One和Optimus Chic带来世界级的音频。   WM9093是一款高性能、低功耗的 音频放大器 ,专为各种便携式设备而设计,比如移动电话和一系列其他的LG手机,包括由Android操作系统支持的OptimusGT540智能手机。   高性能、低功耗的WM9093带有一个超低功耗免电容(capless)式 G类耳机驱动器和一个强大的单声道D类扬声器放大器,该扬声器放大器带有可编程自动增益控制,所有这些功能都集成在一个超小20球CSP封装内,并将外部元器件需求降到最低。WM9093对于那些把小的PCB
[模拟电子]
小广播
添点儿料...
无论热点新闻、行业分析、技术干货……
设计资源 培训 开发板 精华推荐

最新单片机文章
何立民专栏 单片机及嵌入式宝典

北京航空航天大学教授,20余年来致力于单片机与嵌入式系统推广工作。

换一换 更多 相关热搜器件
电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved